
EPI Registers
1166
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.5.24 EPIHB8CFG3 Register (Offset = 0x308) [reset = 0x00080000]
EPI Host-Bus 8 Configuration 3 (EPIHB8CFG3)
NOTE:
The MODE field in the EPICFG register configures whether EPI Host Bus mode is enabled.
For EPIHB8CFG3 to be valid, the MODE field must be 0x2.
EPIHB8CFG3 is shown in
and described in
Return to
Figure 16-53. EPIHB8CFG3 Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
WRHIGH
RDHIGH
ALEHIGH
RESERVED
R-0x0
R/W-0x0
R/W-0x0
R/W-0x1
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
WRWS
RDWS
RESERVED
MODE
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 16-37. EPIHB8CFG3 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-22
RESERVED
R
0x0
21
WRHIGH
R/W
0x0
CS2n WRITE Strobe Polarity. This field is used if the CSBAUD bit is
enabled in EPIHB8CFG2.
0x0 = The WRITE strobe for CS2n accesses is WRn (active Low).
0x1 = The WRITE strobe for CS2n accesses is WR (active High).
20
RDHIGH
R/W
0x0
CS2n READ Strobe Polarity. This field is used if the CSBAUD bit is
enabled in EPIHB8CFG2.
0x0 = The READ strobe for CS2n accesses is RDn (active Low).
0x1 = The READ strobe for CS2n accesses is RD (active High).
19
ALEHIGH
R/W
0x1
CS2n ALE Strobe Polarity. This field is used if the CSBAUD bit is
enabled in EPIHB8CFG2.
0x0 = The address latch strobe for CS2n accesses is ADVn (active
Low).
0x1 = The address latch strobe for CS2n accesses is ALE (active
High).
18-8
RESERVED
R
0x0