![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1121](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781121.webp)
Address
Data
Clock
(EPIOS31)
WR
(EPIOS28)
Address
Data
Clock
(EPIOS31)
WR
(EPIOS28)
Initialization and Configuration
1121
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.4.4.1.2 EPI Clock Operation
If the CLKGATE bit in the EPIGPCFG register is clear, the EPI clock always toggles when General-
purpose mode is enabled. If CLKGATE is set, the clock is output only when a transaction is occurring,
otherwise the clock is held high. If the WR2CYC bit is clear, the EPI clock begins toggling 1 cycle before
the WR strobe goes High. If the WR2CYC bit is set, the EPI clock begins toggling when the WR strobe
goes High. The clock stops toggling after the first rising edge after the WR strobe is deasserted. The RD
strobe operates in the same manner as the WR strobe when the WR2CYC bit is set. See
and
Figure 16-28. EPI Clock Operation, CLKGATE = 1, WR2CYC = 0
Figure 16-29. EPI Clock Operation, CLKGATE = 1, WR2CYC = 1