![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1009](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781009.webp)
EMAC Registers
1009
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.51 EMACPPSCTRL Register (Offset = 0x72C) [reset = 0x0]
Ethernet MAC PPS Control (EMACPPSCTRL)
This register is used to control the EN0PPS signal output.
NOTE:
The PTP reference clock referred to below is MOSC clock in course update mode and in
fine correction mode, is the clock tick at which the system time gets updated.
EMACPPSCTRL is shown in
and described in
Return to
Figure 15-66. EMACPPSCTRL Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
TRGMODS0
PPSEN0
PPSCTRL
R-0x0
R-0x0
R-0x0
R/W-0x0
Table 15-75. EMACPPSCTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-7
RESERVED
R
0x0
6-5
TRGMODS0
R
0x0
Target Time Register Mode for PPS0 Output. This field indicates the
Target Time registers (EMACTARGSEC and EMACTARGNANO)
mode for the EN0PPS output signal:
0x0 = Indicates that the Target Time registers are programmed only
for generating the interrupt event.
0x1 = Reserved
0x2 = Indicates that the Target Time registers are programmed for
generating the interrupt event and starting or stopping the generation
of the EN0PPS output signal.
0x3 = Indicates that the Target Time registers are programmed only
for starting or stopping the generation of the EN0PPS output signal.
No interrupt is asserted.
4
PPSEN0
R
0x0
Flexible PPS Output Mode Enable.
0x0 = Bits[3:0] function as PPS output frequency control
(PPSCTRL).
0x1 = Bits[3:0] function as PPS Command (PPSCMD).