McBSP and MCSI Memory and Peripheral Mapping
9-57
DSP Public Peripherals
Table 9–44. McBSP Registers (Continued)
Name
Offset In Bytes
Description
XCERA(15:0)
Transmit channel enable register partition A
0x20
XCERB(15:0)
Transmit channel enable register partition B
0x22
PCR0(15:0)
Pin control register
0x24
RCERC(15:0)
Receive channel enable register partition C
0x26
RCERD(15:0)
Receive channel enable register partition D
0x28
XCERC(15:0)
Transmit channel enable register partition C
0x2A
XCERD(15:0)
Transmit channel enable register partition D
0x2C
RCERE(15:0)
Receive channel enable register partition E
0x2E
RCERF(15:0)
Receive channel enable register partition F
0x30
XCERE(15:0)
Transmit channel enable register partition E
0x32
XCERF(15:0)
Transmit channel enable register partition F
0x34
RCERG(15:0)
Receive channel enable register partition G
0x36
RCERH(15:0)
Receive channel enable register partition H
0x38
XCERG(15:0)
Transmit channel enable register partition G
0x3A
XCERH(15:0)
Transmit channel enable register partition H
0x3C
9.8.1
MCSI Addresses and Mapping
The base address for each MCSI register map is:
-
MCSI1 (Bluetooth MCSI):
J
0x09400 (DSP memory map word address)
J
E101:2800 (MPU memory map byte address)
-
MCSI2 (Modem MCSI):
J
0x09000 (DSP memory map word address)
J
E101:2000 (MPU memory map byte address)
Table 9–45 shows the MCSI registers and their offset addresses.