OMAP5910 Configuration Registers
6-39
MPU Private Peripherals
Table 6–37. Functional Multiplexing Control 9 Register (FUNC_MUX_CTRL_9)
Bits
Name
Description
R/W
Reset
Value
31–30
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
29–27
CONF_UARTS_CLKREQ_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to
UART3.CLKREQ at reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0
26–24
CONF_MCSI1_DOUT_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to MCSI1.DOUT
at reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0
23–21
CONF_TX1_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UART1.TX at
reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0
20–15
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
14–12
CONF_RTS1_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to UART1.RTS at
reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0
11–6
RESERVED
Reserved for future expansion. These bits must
always be written as 0.
R/W
0x0
5–3
CONF_MCBSP3_CLK_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to
MCBSP3.CLKX at reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0
2–0
CONF_COM_
SHUTDOWN_R
These bits control the multiplexing on the
OMAP5910 I/O, which defaults to
RST_HOST_OUT at reset.
The control for this I/O is forced to 000 at reset
and in compatibility mode.
R/W
0x0