![Texas Instruments OMAP36 Series Скачать руководство пользователя страница 963](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_1094678963.webp)
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-423. TPTCj_ERRDET
Address Offset
0x12C
Physical address
0x01C1 012C
Instance
IVA2.2 TPTC0
Physical address
0x01C1 052C
Instance
IVA2.2 TPTC1
Description
Error Details Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TCC
Reserved
STAT
TCCHEN
Reserved
TCINTEN
Bits
Field Name
Description
Type
Reset
31:18
Reserved
Read returns 0.
R
0x0000
17
TCCHEN
Contains the OPT.TCCHEN value programmed by the user for the
R
0
Read or Write transaction that resulted in an error.
16
TCINTEN
Contains the OPT.TCINTEN value programmed by the user for the
R
0
Read or Write transaction that resulted in an error.
15:14
Reserved
Read returns 0.
R
0x0
13:8
TCC
Transfer Complete Code:
R
0x00
Contains the OPT.TCC value programmed by the user for the Read
or Write transaction that resulted in an error.
7:4
Reserved
Read returns 0.
R
0x0
3:0
STAT
Transaction Status:
R
0x0
Stores the non-zero status/error code that was detected on the read
status or write status bus. MS-bit effectively serves as the read vs.
write error code. If read status and write status are returned on the
same cycle, then the TC chooses non-zero version. If both are
non-zero then write status is treated as higherpriority.
Encoding of errors matches the CBA spec and issummarized here:
0xF =
Read 0x0:
No Error (should not cause error to be latched)
Read 0x1:
Read Addressing error
Read 0x2:
Read Privilege error
Read 0x3:
Read Timeout error
Read 0x4:
Read Data error
Read 0x7:
Read Exclusive-operation failure
Read 0x8:
No Error (should not cause error to be latched)
Read 0x9:
Write Addressing error
Read 0xA:
Write Privilege error
Read 0xB:
Write Timeout error
Read 0xC:
Write Data error
Read 0xF:
Write Exclusive-operation failure
Table 5-424. Register Call Summary for Register TPTCj_ERRDET
IVA2.2 Subsystem Basic Programming Model
•
Error Reporting for EDMA Module
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
963
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...