Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
Read 0x4:
Dst FIFO contains 4 TR
3
Reserved
Read returns 0.
R
0
2
WSACTV
Write Status Active
R
0
WSACTV = 0: Write status is not pending. Write status has been
received for all previously issued write commands.
WSACTV = 1: Write Status is pending. Write status has not been
received for all previously issued write commands.
1
SRCACTV
Source Active State
R
0
SRCACTV = 0: Source Active set is idle. Any TR written to Prog Set
will immediately transition to Source Active set as long as the Dst
FIFO Set is not full (DSTFULL == 1).
SRCACTV = 1: Source Active set is busy either performing read
transfers or waiting to perform read transfers for current Transfer
Request.
0
PROGBUSY
Program Register Set Busy
R
0
PROGBUSY = 0: Prog set idle and is available for programming.
PROGBUSY = 1: Prog set busy. User should poll for PROGBUSY
equal to 0 prior to re-programming the Program Register set.
Table 5-408. Register Call Summary for Register TPTCj_TCSTAT
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-409. TPTCj_INTSTAT
Address Offset
0x104
Physical address
0x01C1 0104
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0504
Instance
IVA2.2 TPTC1
Description
Interrupt Status Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TRDONE
PROGEMPTY
Bits
Field Name
Description
Type
Reset
31:2
Reserved
Read returns 0.
R
0x00000000
1
TRDONE
TR Done Event Status:
R
0
TRDONE = 0: Condition not detected.
TRDONE = 1: Set when TC has completed a Transfer Request.
TRDONE should be set when the write status is returned for the final
write of a TR. Cleared when user writes 1 to INTCLR.TRDONE
register bit.
0
PROGEMPTY
Program Set Empty Event Status:
R
0
PROGEMPTY = 0: Condition not detected.
PROGEMPTY = 1: Set when Program Register set transitions to
empty state. Cleared when user writes 1 to INTCLR.PROGEMPTY
register bit.
958
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...