Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
5.5.4 XMC Registers
This section provides information about the XMC module, which contains the registers related to the three
memory controllers of DSP megamodule: UMC, PMC, and DMC. Each register in the module is described
separately below.
5.5.4.1
XMC Register Mapping Summary
Table 5-90. XMC Register Summary
Register Name
Type
Register Width
Address Offset
Physical Address
(Bits)
RW
32
0x0000 0000
0x0184 0000
RW
32
0x0000 0020
0x0184 0020
RW
32
0x0000 0024
0x0184 0024
RW
32
0x0000 0040
0x0184 0040
RW
32
0x0000 0044
0x0184 0044
RW
32
0x0000 1000
0x0184 1000
RW
32
0x0000 1004
0x0184 1004
RW
32
0x0000 1008
0x0184 1008
RW
32
0x0000 100C
0x0184 100C
RW
32
0x0000 1040
0x0184 1040
RW
32
0x0000 1044
0x0184 1044
RW
32
0x0000 1048
0x0184 1048
RW
32
0x0000 104C
0x0184 104C
W
32
0x0000 4000
0x0184 4000
RW
32
0x0000 4004
0x0184 4004
W
32
0x0000 4010
0x0184 4010
RW
32
0x0000 4014
0x0184 4014
W
32
0x0000 4018
0x0184 4018
RW
32
0x0000 401C
0x0184 401C
W
32
0x0000 4020
0x0184 4020
RW
32
0x0000 4024
0x0184 4024
W
32
0x0000 4030
0x0184 4030
RW
32
0x0000 4034
0x0184 4034
W
32
0x0000 4040
0x0184 4040
RW
32
0x0000 4044
0x0184 4044
W
32
0x0000 4048
0x0184 4048
RW
32
0x0000 404C
0x0184 404C
RW
32
0x0000 5000
0x0184 5000
RW
32
0x0000 5004
0x0184 5004
RW
32
0x0000 5008
0x0184 5008
RW
32
0x0000 5028
0x0184 5028
RW
32
0x0000 5040
0x0184 5040
RW
32
0x0000 5044
0x0184 5044
RW
32
0x0000 5048
0x0184 5048
(1)
RW (RO if i = 0...15)
32
0x0000 8000 + (0x4*i)
0x0184 8000 + (0x4*i)
R
32
0x0000 A000
0x0184 A000
R
32
0x0000 A004
0x0184 A004
W
32
0x0000 A008
0x0184 A008
(1)
i = 0 to 255
828
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...