Public Version
www.ti.com
UART/IrDA/CIR Register Manual
Table 19-111. MVR_REG
Address Offset
0x050
Physical Address
See
to
Description
Module version register
The reset value is fixed by hardware and corresponds to the RTL revision of this module. A reset has no effect
on the value returned.
UART/IrDA SIR only module is revision 1.x (WMU_012_1 specification).
UART/IrDA with SIR, MIR, and FIR support is revision 2.x (WMU_012_2 specification).
UART/IrDA with SIR, MIR, and FIR/CIR support is revision 3.x (this specification). For example:
=
0x30 => version 3.0
= 0x38 => version 3.8.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MAJOR_REV
MINOR_REV
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Read returns 0.
R
0x000000
7:4
MAJOR_REV
Major revision of the module
R
See
(1)
3:0
MINOR_REV
Minor revision of the module
R
See
(1)
(1)
TI internal data
Table 19-112. Register Call Summary for Register MVR_REG
UART/IrDA/CIR Functional Description
•
•
UART/IrDA (SIR, MIR, FIR)/CIR Mode Selection
[3] [4] [5] [6] [7] [8] [9] [10] [11]
UART/IrDA/CIR Register Manual
•
UART/IrDA/CIR Register Summary
•
UART/IrDA/CIR Register Description
:
Table 19-113. SYSC_REG
Address Offset
0x054
Physical Address
See
to
Description
System configuration register.
The auto idle bit controls a power-saving technique to reduce the logic power consumption of the module
interface; that is, when the feature is enabled, the interface clock is gated off until the module interface is
accessed. When the software reset bit is set high, it causes a full device reset.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTOIDLE
IDLEMODE
SOFTRESET
ENAWAKEUP
Bits
Field Name
Description
Type
Reset
31:5
Reserved
Read returns 0.
R
0x00000000
4:3
IDLEMODE
Power management req/ack control
RW
0x0
0x0:
Force idle: Idle request is acknowledged
unconditionally.
0x1:
No-idle: Idle request is never acknowledged.
2967
SWPU177N – December 2009 – Revised November 2010
UART/IrDA/CIR
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...