Public Version
www.ti.com
General-Purpose Timers
16.2.3.3 GP Timer Interrupts
lists the interrupt mapping from the 12 GP timers to the three internal processors.
Table 16-7. Timer Interrupt Names and Processor IRQ Mapping
Timer
Interrupt Name
Mapping
Comments
GPTIMER 1
GPT1_IRQ
M_IRQ_37
GPTIMER1 interrupt to MPU
GPTIMER2
GPT2_IRQ
M_IRQ_38
GPTIMER2 interrupt to MPU
GPTIMER3
GPT3_IRQ
M_IRQ_39
GPTIMER3 interrupt to MPU
GPTIMER4
GPT4_IRQ
M_IRQ_40
GPTIMER4 interrupt to MPU
GPTIMER5
GPT5_IRQ
M_IRQ_41
GPTIMER5 interrupt to MPU
IVA2_IRQ[6]
GPTIMER5 interrupt to IVA2.2
GPTIMER6
GPT6_IRQ
M_IRQ_42
GPTIMER6 interrupt to MPU
IVA2_IRQ[7]
GPTIMER6 interrupt to IVA2.2
MD_IRQ_6
GPTIMER6 interrupt to modem subsystem (D2D)
GPTIMER7
GPT7_IRQ
M_IRQ_43
GPTIMER7 interrupt to MPU
IVA2_IRQ[8]
GPTIMER7 interrupt to IVA2.2
MD_IRQ_7
GPTIMER7 interrupt to modem subsystem (D2D)
GPTIMER8
GPT8_IRQ
M_IRQ_44
GPTIMER8 interrupt to MPU
IVA2_IRQ[9]
GPTIMER8 interrupt to IVA2.2
MD_IRQ_8
GPTIMER8 interrupt to modem subsystem (D2D)
GPTIMER9
GPT9_IRQ
M_IRQ_45
GPTIMER9 interrupt to MPU
MD_IRQ_9
GPTIMER9 interrupt to modem subsystem (D2D)
GPTIMER10
GPT10_IRQ
M_IRQ_46
GPTIMER10 interrupt to MPU
GPTIMER11
GPT11_IRQ
M_IRQ_47
GPTIMER11 interrupt to MPU
The timer can issue an overflow interrupt, a timer match interrupt, and a timer capture interrupt. Each
internal interrupt source can be independently enabled/disabled in the interrupt enable register
(GPTi.
). When the interrupt event is issued, the associated interrupt status bit is set in the timer
status register (GPTi.
). The pending interrupt event is reset when the set status bit is overwritten by
a1.
2711
SWPU177N – December 2009 – Revised November 2010
Timers
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...