Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:13
RESERVED
Write 0s for future compatibility
RW
0x0
Read returns 0
12:0
RBTOP
Set Ring Buffer Top pointer in Image Buffer. The value must be
RW
0x0000
even.
If IBUF0 is selected in
, bit 12 select if IBUF0_A
(0) or IBUF0_B (1) is used.
Table 5-643. Register Call Summary for Register CAVLC_RBTOP
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for CAVLC Operation
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-644. CAVLC_RBEND
Address Offset
0x0000 114C
Physical Address
0x0008 114C
Instance
iVLCD
Description
This register sets the Ring Buffer End Pointer
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RBEND
Bits
Field Name
Description
Type
Reset
31:13
RESERVED
Write 0s for future compatibility
RW
0x0
Read returns 0
12:0
RBEND
Set Ring Buffer End pointer in Image Buffer. The value must be
RW
0x0000
even. RBEND+1 will be the final word address of Ring Buffer.
Table 5-645. Register Call Summary for Register CAVLC_RBEND
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for CAVLC Operation
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
•
:
Table 5-646. CAVLC_BUFPTR
Address Offset
0x0000 1150
Physical Address
0x0008 1150
Instance
iVLCD
Description
This register sets the bitstream start pointer
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
BUFPTR
1037
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...