Timer_A Operation
15-7
Timer_A
Continuous Mode
In the continuous mode, the timer repeatedly counts up to 0FFFFh and restarts
from zero as shown in Figure 15−4. The capture/compare register TACCR0
works the same way as the other capture/compare registers.
Figure 15−4. Continuous Mode
0h
0FFFFh
The TAIFG interrupt flag is set when the timer counts from 0FFFFh to zero.
Figure 15−5 shows the flag set cycle.
Figure 15−5. Continuous Mode Flag Setting
FFFEh
FFFFh
0h
Timer Clock
Timer
Set TAIFG
1h
FFFEh
FFFFh
0h
Содержание MSP430x4xx Family
Страница 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Страница 2: ......
Страница 6: ...vi ...
Страница 114: ...3 76 RISC 16 Bit CPU ...
Страница 304: ...5 20 FLL Clock Module ...
Страница 340: ...7 8 Supply Voltage Supervisor ...
Страница 348: ...8 8 16 Bit Hardware Multiplier ...
Страница 372: ...9 24 32 Bit Hardware Multiplier ...
Страница 400: ...10 28 DMA Controller ...
Страница 428: ...13 10 Basic Timer1 ...
Страница 466: ...15 24 Timer_A ...
Страница 522: ...17 30 USART Peripheral Interface UART Mode ...
Страница 544: ...18 22 USART Peripheral Interface SPI Mode ...
Страница 672: ...23 12 Comparator_A ...
Страница 692: ...24 20 LCD Controller ...
Страница 746: ...26 28 ADC12 ...