eUSCI_A SPI Registers
806
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Enhanced Universal Serial Communication Interface (eUSCI) – SPI Mode
31.4 eUSCI_A SPI Registers
The eUSCI_A registers applicable in SPI mode and their address offsets are listed in
. The
base addresses can be found in the device-specific data sheet.
Table 31-2. eUSCI_A SPI Registers
Offset
Acronym
Register Name
Type
Access
Reset
Section
00h
UCAxCTLW0
eUSCI_Ax Control Word 0
Read/write
Word
0001h
00h
UCAxCTL1
eUSCI_Ax Control 1
Read/write
Byte
01h
01h
UCAxCTL0
eUSCI_Ax Control 0
Read/write
Byte
00h
06h
UCAxBRW
eUSCI_Ax Bit Rate Control Word
Read/write
Word
0000h
06h
UCAxBR0
eUSCI_Ax Bit Rate Control 0
Read/write
Byte
00h
07h
UCAxBR1
eUSCI_Ax Bit Rate Control 1
Read/write
Byte
00h
0Ah
UCAxSTATW
eUSCI_Ax Status
Read/write
Word
00h
0Ch
UCAxRXBUF
eUSCI_Ax Receive Buffer
Read/write
Word
00h
0Eh
UCAxTXBUF
eUSCI_Ax Transmit Buffer
Read/write
Word
00h
1Ah
UCAxIE
eUSCI_Ax Interrupt Enable
Read/write
Word
00h
1Ch
UCAxIFG
eUSCI_Ax Interrupt Flag
Read/write
Word
02h
1Eh
UCAxIV
eUSCI_Ax Interrupt Vector
Read
Word
0000h