SDHS Registers
614
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.16 SDHSCTL7 Register (Offset = 1Eh) [reset = Fh]
SDHSCTL7 is shown in
and described in
Return to
SDHS Control Register 7
Figure 22-42. SDHSCTL7 Register
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
RESERVED
MODOPTI
R-0h
R/W-Fh
Table 22-27. SDHSCTL7 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-5
RESERVED
R
0h
Reserved. Always reads as 0.
4-0
MODOPTI
R/W
Fh
SDHS Modulator Optimization bits.
In order to get the maximum performance of SDHS, it is
recommened to configure this bits based on the PLL output
frequency.
See below for details:
PLL output frequency (=Fmod) : MODOPTI bits
77MHz <= Fmod <= 80MHz: 0xC
74MHz <= Fmod < 77MHz: 0xD
71MHz <= Fmod < 74MHz: 0xE
68MHz <= Fmod < 71MHz: 0xF (Reset)
Where Fmod = PLL output frequency
Reset type: PUC