DMA Registers
362
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
DMA Controller
11.3.7 DMAxSA Register
DMA Source Address Register
Figure 11-12. DMAxSA Register
31
30
29
28
27
26
25
24
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
23
22
21
20
19
18
17
16
Reserved
DMAxSA
r0
r0
r0
r0
rw
rw
rw
rw
15
14
13
12
11
10
9
8
DMAxSA
rw
rw
rw
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
DMAxSA
rw
rw
rw
rw
rw
rw
rw
rw
Table 11-11. DMAxSA Register Description
Bit
Field
Type
Reset
Description
31-20
Reserved
R
0h
Reserved. Always reads as 0.
19-0
DMAxSA
RW
undefined
DMA source address. The source address register points to the DMA source
address for single transfers or the first source address for block transfers. The
source address register remains unchanged during block and burst-block
transfers. There are two words for the DMAxSA register. Bits 31-20 are
reserved and always read as zero. Reading or writing bits 19-16 requires the
use of extended instructions. When writing to DMAxSA with word instructions,
bits 19-16 are cleared.