MemoryMap Registers
107
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Clock System (CS) Module
3.3.4 CTL3 Register (Offset = 6h) [reset = 33h]
CTL3 is shown in
and described in
.
Return to the
Clock System Control 3 Register
Figure 3-8. CTL3 Register
15
14
13
12
11
10
9
8
RESERVED
DIVA
R-0h
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
DIVS
RESERVED
DIVM
R-0h
R/W-3h
R-0h
R/W-3h
Table 3-7. CTL3 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-11
RESERVED
R
0h
Reserved. Always reads as 0.
10-8
DIVA
R/W
0h
ACLK source divider. Divides the frequency of the ACLK clock
source.
0h (R/W) = 1 : /1
1h (R/W) = 2 : /2
2h (R/W) = 4 : /4
3h (R/W) = 8 : /8
4h (R/W) = 16 : /16
5h (R/W) = 32 : /32
7
RESERVED
R
0h
Reserved. Always reads as 0.
6-4
DIVS
R/W
3h
SMCLK source divider. Divides the frequency of the SMCLK clock
source.
0h (R/W) = 1 : /1
1h (R/W) = 2 : /2
2h (R/W) = 4 : /4
3h (R/W) = 8 : /8
4h (R/W) = 16 : /16
5h (R/W) = 32 : /32
3
RESERVED
R
0h
Reserved. Always reads as 0.
2-0
DIVM
R/W
3h
MCLK source divider. Divides the frequency of the MCLK clock
source.
0h (R/W) = 1 : /1
1h (R/W) = 2 : /2
2h (R/W) = 4 : /4
3h (R/W) = 8 : /8
4h (R/W) = 16 : /16
5h (R/W) = 32 : /32