
36
SNAU076B
LMK04800 Family
Revised - August 2014
Copyright © 2014, Texas Instruments Incorporated
www.ti.com
HOLD_DLD_CNT
In HOLDOVER mode, wait for this many clocks of
PLL1 PDF within the tolerances of PLL1_WND
_SIZE before exiting holdover mode.
DAC_CLK_DIV
DAC update clock is the PLL1 phase detector
divided by this divisor. For proper operation, DAC
update clock rate should be <= 100 kHz.
DAC update rate = PLL1 phase detector frequency /
DAC_CLK_DIV
EN_MAN_DAC
Enables manual DAC mode and set DAC voltage
when in holdover.
MAN_DAC
Sets the value for the DAC when EN_MAN_DAC
is 1 and holdover is engaged. Readback from this
register is the current DAC value whether in
manual DAC mode or DAC tracking mode
DAC_LOW_TRIP
Value from GND in ~50mV steps at which a clock
switch event is generated. If Holdover mode is
enabled, it will be engaged upon the clock switch
event.
NOTE: EN_VTUNE_RAIL_DET must be enabled
for this to be valid.
DAC_HIGH_TRIP
Value from VCC (3.3V) in ~50mV steps at which
clock switch event is generated. If Holdover mode
is enabled, it will be engaged upon the clock switch
event.
NOTE: EN_VTUNE_RAIL_DET must be enabled
for this to be valid.
P
LL1
PLL1_WND_SIZE
If the phase error between the PLL1 reference and
feedback clocks is less than specified time, then the
PLL1 lock counter increments.
NOTE: Final lock detect valid signal is determined
when the PLL1 lock counter meets or exceeds the
PLL1_DLD_CNT value.
PLL1_DLD_CNT
The reference and feedback of PLL1 must be within
the window of phase error as specified by
PLL1_WND_SIZE for this many cycles before
PLL1 digital lock detect is asserted.
CLKinX_PreR_DIV
The PreR dividers divide the CLKinX reference
before the PLL1_R divider.
Unique divides on individual CLKinX signals
allows switchover from one clock input to another
clock input without needing to reprogram the
PLL1_R divider to keep the device in lock.
All manuals and user guides at all-guides.com