![Texas Instruments EMIF16 Скачать руководство пользователя страница 42](http://html.mh-extra.com/html/texas-instruments/emif16/emif16_user-manual_1097088042.webp)
4.8 Interrupt Raw Register (IRR)
4-8
KeyStone Architecture External Memory Interface (EMIF16) User Guide
SPRUGZ3A—May 2011
Chapter 4—Registers
www.ti.com
4.8 Interrupt Raw Register (IRR)
The interrupt bits in the Interrupt Raw Register are set after the corresponding
interrupt condition occurs, regardless of whether the interrupt has been enabled or
disabled. The IRR is shown in
and
.
Figure 4-4
Interrupt Raw Register (IRR)
31
6
5
2
1
0
Reserved
WR
Reserved
AT
R - 0x0
RW - 0x0
R - 0x0
RW - 0x0
Table 4-5
Interrupt Raw Register (IRR) Details
Bit
Field
Reset Value
Description
31-6
Reserved
0x0
Reserved. The reserved bit location is always read as 0. A value written to this field has no effect
5-2
WR
0x0
Wait Rise.
Set to 1 by hardware to indicate rising edge on the corresponding EMIFWAIT pin has been detected.
The WP0-1 bits in the Async Wait Cycle Config register have no effect on these bits.
Writing a 1 will clear these bits as well as the WR_MASKED bits in the Interrupt Masked register. Writing
a 0 has no effect.
1
Reserved
0x0
Reserved. The reserved bit location is always read as 0. A value written to this field has no effect
0
AT
0x0
Asynchronous Timeout.
Set to 1 by hardware to indicate that during an extended asynchronous memory access cycle, the WAIT
signal did not go inactive within the number of cycles defined by the MAX_EXT_WAIT field in Async
Wait Cycle Config register.
Writing a 1 will clear this bit as well as the AT_MASKED bit in the Interrupt Masked register. Writing a 0
has no effect.
End of Table 4-5