Registers
874
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.13.1 VCOMP_reg0 Register (offset = 0h) [reset = 0h]
VCOMP_reg0 is shown in
and described in
Figure 1-550. VCOMP_reg0 Register
31
30
29
28
27
26
25
24
CFG_MAIN_ENABLE CFG_MAIN_FIXED_D
ATA_SEND
Reserved
CFG_MAIN_NATIVE_NUMLINES
R/W-0h
R/W-0h
R-0h
R/W-0h
23
22
21
20
19
18
17
16
CFG_MAIN_NATIVE_NUMLINES
R/W-0h
15
14
13
12
11
10
9
8
Reserved
CFG_MAIN_NATIVE_NUMPIX_PER_LINE
R-0h
R/W-0h
7
6
5
4
3
2
1
0
CFG_MAIN_NATIVE_NUMPIX_PER_LINE
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-467. VCOMP_reg0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31
CFG_MAIN_ENABLE
R/W
0h
0 = Disable Main Plane
1 = Enable Main Plane
30
CFG_MAIN_FIXED_DAT
A_SEND
R/W
0h
0 = Send out the main source data
1 = When the main source is enabled.. send the alternate main
Y/Cb/Cr values instead of the true source picture. This bit allows the
datapath to flush through without outputing the actual picture. The
main window would be seen as a constant color.
29-28
Reserved
R
0h
Reserved
27-16
CFG_MAIN_NATIVE_NU
MLINES
R/W
0h
Number of lines in a field or frame from the incoming main source
15-12
Reserved
R
0h
Reserved
11-0
CFG_MAIN_NATIVE_NU
MPIX_PER_LINE
R/W
0h
Number of pixels per line from the incoming main source