Registers
781
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.9.27 HD_VEND_D_GAMMA_LUT Register (offset = 1000h-1FFFh) [reset = 0h]
HD_VEND_D_GAMMA_LUT is shown in
and described in
Figure 1-463. HD_VEND_D_GAMMA_LUT Register
31
30
29
28
27
26
25
24
Reserved
lut2[a]
R-0
R/W-0h
23
22
21
20
19
18
17
16
lut2[a]
lut1[a]
R/W-0h
R/W-0h
15
14
13
12
11
10
9
8
lut1[a]
lut0[a]
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
lut0[a]
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-376. HD_VEND_D_GAMMA_LUT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-30
Reserved
R
0h
Reserved
29-20
lut2[a]
R/W
-
Value for lut2[a], where a corresponds to bits [11:2] of the source
address
19-10
lut1[a]
R/W
-
Value for lu12[a], where a corresponds to bits [11:2] of the source
address
9-0
lut0[a]
R/W
-
Value for lut0[a], where a corresponds to bits [11:2] of the source
address
Note:
The reset value of the HD_VENC_D_GAMMA_LUT registers are undefined. If Gamma Correction
functionality is to be used (controlled by HD_VENC_D_cfg0.BYPS_GC), this MMR area must be loaded
by software before enabling HD_VENC_D.