Registers
768
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.9.14 HD_VENC_D_cfg13 Register (offset = 34h) [reset = 0h]
HD_VENC_D_cfg13 is shown in
and described in
VENC Control Register
Figure 1-450. HD_VENC_D_cfg13 Register
31
30
29
28
27
26
25
24
DELAY_VENC
Reserved
R/W-0h
R-0h
23
22
21
20
19
18
17
16
Reserved
R-0h
15
14
13
12
11
10
9
8
Reserved
R-0h
7
6
5
4
3
2
1
0
Reserved
R-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-363. HD_VENC_D_cfg13 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-28
DELAY_VENC
R/W
0h
The high-4-bits of the delay counter of VENC_EN signal.. the low 8-
bit of this counter is specified in CFG20
27-0
Reserved
R
0h
Reserved