Registers
326
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
1.3.2.1
CIG_reg0 Register (offset = 0h) [reset = 0h]
CIG_reg0 is shown in
and described in
.
CIG Mode Reg
Figure 1-219. CIG_reg0 Register
31
30
29
28
27
26
25
24
Reserved
R-0h
23
22
21
20
19
18
17
16
Reserved
R-0h
15
14
13
12
11
10
9
8
Reserved
R-0h
7
6
5
4
3
2
1
0
PIP_P2I_EN
PIP_FULLSIZE
PIP_EN
CI_FIELD_RPT_EN
CI_VDEC_EN
CI_P2I_EN
P2I_EN
CIG_EN
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit;
-n
= value after reset
Table 1-126. CIG_reg0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
Reserved
R
0h
Reserved
7
PIP_P2I_EN
R/W
0h
Enable Output Interlacing for PIP output
0: Disabled
1: Enabled
6
PIP_FULLSIZE
R/W
0h
CIG PIP window size
0: Sub-window
1: full-size
5
PIP_EN
R/W
0h
CIG PIP path enable
0: Disabled
1: Enabled
4
CI_FIELD_RPT_EN
R/W
0h
CIG filter field drop/repeat option enable for vertical filtering
0 : disable (use the Vertical filter)
1: enable (use field repeat)
3
CI_VDEC_EN
R/W
0h
CIG filter vertical decimation enable
0: Disabled (horizontal decimation only)
1: Enabled (both vertical and horizontal enabled)
2
CI_P2I_EN
R/W
0h
Enable Output Interlacing for Constrained output
0: Disabled
1: Enabled
1
P2I_EN
R/W
0h
Enable Output Interlacing for Non-constrained output
0: Disabled
1: Enabled
0
CIG_EN
R/W
0h
CIG module enable
0: Disabled (Bypass Mode)
1: CIG filter Enabled