ADV
ANCEINFORMA
TION
SYSCLK
ADCTRIG
ADCSOCFLG.SOC0
ADCSOCFLG.SOC1
ADC S+H
ADCCLK
SOC0
Input on SOC0.CHSEL
Input on SOC1.CHSEL
ADCRESULT0
ADCRESULT1
ADCINTFLG.ADCINTx
SOC1
(old data)
(old data)
Sample n
Sample n+1
Sample n
Sample n+1
t
SH
t
LAT
t
EOC
t
INT
TMS320F28377S, TMS320F28376S, TMS320F28375S, TMS320F28374S
SPRS881A – AUGUST 2014 – REVISED JUNE 2015
Table 5-47. ADC Timings in 12-Bit Mode (SYSCLK Cycles)
ADC
t
INT
t
INT
CONVERSION
ADCCTL2.PRESCALE
PRESCALE RATIO
t
EOC
t
LAT
(EARLY)
(LATE)
CYCLES
(ADCCLKs)
0
1
11
12
0
12
11.0
2
2
21
22
0
22
10.5
3
2.5
26
27
0
27
10.4
4
3
31
33
0
33
10.3
5
3.5
36
38
0
38
10.3
6
4
41
43
0
43
10.3
7
4.5
46
48
0
48
10.2
8
5
51
54
0
54
10.2
9
5.5
56
59
0
59
10.2
10
6
61
64
0
64
10.2
11
6.5
66
69
0
69
10.2
12
7
71
75
0
75
10.1
13
7.5
76
80
0
80
10.1
14
8
81
85
0
85
10.1
15
8.5
86
90
0
90
10.1
Figure 5-30. ADC Timings for 12-Bit Mode in Early Interrupt Mode
Copyright © 2014–2015, Texas Instruments Incorporated
Specifications
101
Product Folder Links: