System Control Registers
250
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-136. Peripheral Clock Control Register 0 (PCLKCR0) Register Field Descriptions
Bit
Field
Value
Description
15-3
Reserved
Reserved
12
MENCLK
McBSP-A Clock Enable
When set, this enables the clock to the McBSP-A module.
0
McBSP-A clock is disabled
1
McBSP-A clock is enabled
11
Reserved
Reserved
10
SCIAENCLK
SCI-A Clock Enable
When set, this enables the clock to the C28 SCI-A module.
0
SCI-A clock is disabled
1
SCI-A clock is enabled
9
Reserved
Reserved
8
SPIAENCLK
SPI-A Clock EnableWhen set, this enables the clock to the C28 SPI-A module.
0
SPI-A clock is disabled
1
SPI-A clock is enabled
7-5
Reserved
Reserved
4
I2CENCLK
I2C-A Clock Enable
When set, this enables the clock to the C28 I2C-A module.
0
I2C-A clock is disabled
1
I2C-A clock is enabled
3
Reserved
Reserved
2
TBCLKSYNC
ePWM Clock Sync
When set PWM time bases of all modules start counting.
1
Reserved
Reserved
0
HRPWMENCLK
HRPWM Clock Enable
When set, this enables the clock to the HRPWM module.
0
HRPWM clock is disabled
1
HRPWM clock is enabled
1.13.7.31 Peripheral Clock Control Register 1 (PCLKCR1)
Figure 1-126. Peripheral Clock Control Register 1 (PCLKCR1)
15
14
13
12
11
10
9
8
EQEP2ENCLK
EQEP1ENCLK
ECAP6ENCLK
ECAP5ENCLK
ECAP4ENCLK
ECAP3ENCLK
ECAP2ENCLK
ECAP1ENCLK
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
EPWM8ENCLK EPWM7ENCLK EPWM6ENCLK EPWM5ENCLK EPWM4ENCLK EPWM3ENCLK EPWM2ENCLK EPWM1ENCLK
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-137. Peripheral Clock Control Register 1 (PCLKCR1) Register Field Descriptions
Bit
Field
Value
Description
15-14
EQEPxENCLK
(n = 2-1)
eQEP2-1 Clock Enables
When set, this enables the clock to the respective eQEP module.
0
Clock is disabled
1
Clock is enabled
13-8
ECAPxENCLK
(n = 6-1)
eCAP6-1 Clock Enables
When set, this enables the clock to the respective eCAP module.
0
Clock is disabled
1
Clock is enabled