System Control Block (SCB) Register Descriptions
1675
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Cortex-M3 Peripherals
25.6.8 System Handler Priority 1 (SYSPRI1) Register, offset 0xD18
The SYSPRI1 register configures the priority level, 0 to 7 of the usage fault, bus fault, and memory
management fault exception handlers. This register is byte-accessible.
Note:
This register can only be accessed from privileged mode.
Figure 25-39. System Handler Priority 1 (SYSPRI1) Register
31
24
23
21
20
16
Reserved
USAGE
Reserved
R-0
R/W-0
R-0
15
13
12
8
7
5
4
0
BUS
Reserved
MEM
Reserved
R/W-0
R-0
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 25-46. System Handler Priority 1 (SYSPRI1) Register Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
Reserved
23-21
USAGE
Usage Fault Priority
This field configures the priority level of the usage fault. Configurable priority values are in the range
0-7, with lower values having higher priority.
20-16
Reserved
Reserved
15-13
BUS
Bus Fault Priority
This field configures the priority level of the bus fault. Configurable priority values are in the range
0-7, with lower values having higher priority.
12-8
Reserved
Reserved
7-5
MEM
Memory Management Fault Priority
This field configures the priority level of the memory management fault. Configurable priority values
are in the range 0-7, with lower values having higher priority.
4-0
Reserved
Reserved