Serial Peripheral Interface (SPI)
SPI Registers
SPI-A Configuration Control Register
SPICCR @ 0x007040
0
1
2
7
6
5-4
reserved
SPI CHAR.3-0
character length = 1
e.g. 0000b
⇒
length = 1
1111b
⇒
length = 16
SPI SW RESET
0 = SPI flags reset
1 = normal operation
CLOCK POLARITY
0 = rising edge data transfer
1 = falling edge data transfer
reserved
15-8
3
SPI-A Operation Control Register
SPICTL @ 0x007041
0
1
2
15-5
4
3
reserved
CLOCK PHASE
0 = no CLK delay
1 = CLK delayed 1/2 cycle
OVERRUN INT ENABLE
0 = disabled
1 = enabled
MASTER/SLAVE
0 = slave
1 = master
TALK
0 = transmission disabled,
output pin hi-Z’d
1 = transmission enabled
SPI INT ENABLE
0 = disabled
1 = enabled
C28x - Communications
11 - 7
Содержание C28 Series
Страница 64: ...Summary 3 16 C28x Peripheral Registers Header Files ...
Страница 78: ...Interrupt Sources 4 14 C28x Reset and Interrupts ...
Страница 218: ...Lab 9 DSP BIOS 9 22 C28x Using DSP BIOS ...
Страница 244: ...Lab 10 Programming the Flash 10 26 C28x System Design ...
Страница 273: ...Appendix A eZdsp F2812 C28x Appendix A eZdsp F2812 A 1 ...
Страница 275: ...Appendix eZdsp F2812 eZdsp F2812 Connector Header and Pin Diagram C28x Appendix A eZdsp F2812 A 3 ...
Страница 276: ...Appendix P2 Expansion Interface A 4 C28x Appendix A eZdsp F2812 ...
Страница 277: ...Appendix P4 P8 P7 I O Interface C28x Appendix A eZdsp F2812 A 5 ...
Страница 278: ...Appendix A 6 C28x Appendix A eZdsp F2812 ...
Страница 279: ...Appendix P5 P9 Analog Interface C28x Appendix A eZdsp F2812 A 7 ...
Страница 281: ...Appendix JP7 JP8 JP11 JP12 Boot Mode Select JP9 PLL Disable DS1 DS2 LEDs C28x Appendix A eZdsp F2812 A 9 ...
Страница 282: ...Appendix A 10 C28x Appendix A eZdsp F2812 TP1 TP2 Test Points ...