Appendix A
SPRUH73H – October 2011 – Revised April 2013
Revision History
highlights the technical changes made to the SPRUH73G technical reference manual to make it
an SPRUH73H revision.
Table A-1. Document Revision History
Reference
Additions/Modifications/Deletions
Updated
, Device Identification.
Introduction
Added
, Silicon Revision Functional Differences and Enhancements.
Added note to
, L3 Memory Map, stating the first 1MB of address space 0x0-0xFFFFFF is
Memory Map
inaccessible externally.
Added link to Debug Subsystem registers.
GPMC
Memory Subsystem
Updated
, GPMC Pin Multiplexing Options.
EMIF
Changed references to Peripheral Bus Burst Priority Register with Interface Configuration Register.
Updated maximum frequency in
, EMIF Clock Signals.
Added note to
, DDR2/3/mDDR PHY Registers, that the registers are write-only due to a silicon
bug.
Updated
, CONTROL_MODULE Registers.
Control Module
Updated
, L3 Master — Slave Connectivity, and
, MConnID Assignment.
Interconnects
Updated
, TPTC Connectivity Attributes.
EDMA
Updated
, EDMA3TC Configuration.
Updated registers
•
, Peripheral Identification Register
•
, EDMA3CC System Configuration Register
•
, EDMA3TC System Configuration Register
•
, Peripheral Identification Register
Updated
, Interrupts.
LCD Controller
4159
SPRUH73H – October 2011 – Revised April 2013
Revision History
Copyright © 2011–2013, Texas Instruments Incorporated