
Legend:
32-bit BUS
64-bit BUS
IP Module
Synchronous Bridge
Asynchronous Bridge
SCR
Paths with dashed lines cross the subchip boundary
HPI
USB0 CDMA
USB0 VBUSP
SCR F0
EMAC
USB1
SCR F1
BR F1
EDMA3_0_TC0
rd
wr
EDMA3_0_TC1
rd
wr
EDMA3_1_TC0
rd
wr
uPP DMA
VPIF DMA0
VPIF DMA1
SCR F2
SATA
BR F0
BR F2
SCR1
ARM-I
ARM-D
SCR0
BR1
BR2
BR0
BR8
AINTC
Clock Domain: SYSCLK6 [CPU/1 Synchronous]
BR3
BR4
SCR2
EDMA3_0_CC0
EDMA3_0_CC0
BR F6
SCR F4
MPU1
BR F7
SCR F3
LCDC
DDR2/mDDR
BR5
SCR5
PSC0
PLLC0
SYSCFG0
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
BR6
SCR6
Timer64P0
Timer64P1
I2C0
RTC
Async 2 Clock Domain
BR7
Async 1 Clock Domain
EMIFA
ARM ROM
ARM RAM
SCR4
MMC/SD0
SPI0
UART0
EDMA3_0_TC0
EDMA3_0_TC1
SCR F5
EDMA3_1_CC0
EDMA3_1_TC0
USB0 Cfg
HPI
LCDC
EDMA3_1_CC0
uPP
VPIF
SATA
MMC/SD1
BR F3
SCR F6
SYSCFG1
EMAC
EMAC MDIO
USB1 Cfg
GPIO
PSC1
I2C1
PLLC1
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
BR F4
BR F5
SCR F7
McBSP0
McBSP1
UART1
UART2
McASP0
SCR F8
eHRPWM0
eHRPWM1
Timer64P2
Timer64P3
eCAP0
eCAP1
eCAP2
SPI1
Async 3 [PLL1] Clock Domain
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
Clock Domain: SYSCLK4 [CPU/4 Synchronous]
PRU0
PRU1
PRU CFG
128 KB
On-chip RAM
MPU2
System Interconnect Block Diagram
92
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Interconnect
3.2
System Interconnect Block Diagram
shows a system interconnect block diagram.
Figure 3-1. System Interconnect Block Diagram