![Texas Instruments AM1808 Скачать руководство пользователя страница 856](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558856.webp)
EMA_CLK
EMA_CS[n]
EMA_WE_DQM
EMA_A/EMA_BA
EMA_D
EMA_OE
EMA_WE
Setup
Strobe
Hold
2
3
2
Address
Data
Byte enable
Architecture
856
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
External Memory Interface A (EMIFA)
Table 19-19. Asynchronous Read Operation in Normal Mode (continued)
Time Interval
Pin Activity in Normal Mode
Start of the
setup period
The following actions occur at the start of the setup period:
• The setup, strobe, and hold values are set according to the R_SETUP, R_STROBE, and R_HOLD values in
CE
n
CFG.
• The address pins EMA_A and EMA_BA become valid and carry the values described in
• EMA_CS[5:2] falls to enable the external device (if not already low from a previous operation)
Strobe period
The following actions occur during the strobe period of a read operation:
1.
EMA_OE falls at the start of the strobe period
2.
On the rising edge of the clock which is concurrent with the end of the strobe period:
•
EMA_OE rises
•
The data on the EMA_D bus is sampled by the EMIFA.
In
, EMA_WAIT is inactive. If EMA_WAIT is instead activated, the strobe period can be extended by
the external device to give it more time to provide the data.
contains more details on using the
EMA_WAIT pin.
End of the hold
period
At the end of the hold period:
• The address pins EMA_A and EMA_BA become invalid
• EMA_CS[5:2] rises (if no more operations are required to complete the current request)
EMIFA may be required to issue additional read operations to a device with a small data bus width in order to
complete an entire word access. In this case, the EMIFA immediately re-enters the setup period to begin another
operation without incurring the turn-round cycle delay. The setup, strobe, and hold values are not updated in this
case. If the entire word access has been completed, the EMIFA returns to its previous state unless another
asynchronous request has been submitted and is currently the highest priority task. If this is the case, the EMIFA
instead enters directly into the turnaround period for the pending read or write operation.
Figure 19-10. Timing Waveform of an Asynchronous Read Cycle in Normal Mode