AINTC Registers
300
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.17 System Interrupt Status Raw/Set Register 2 (SRSR2)
The system interrupt status raw/set register 2 (SRSR2) shows the pending enabled status of the system
interrupts 32 to 63. Software can write to SRSR2 to set a system interrupt without a hardware trigger.
There is one bit per system interrupt. The SRSR2 is shown in
and described in
.
Figure 11-19. System Interrupt Status Raw/Set Register 2 (SRSR2)
31
0
RAW_STATUS[
n
]
W-0
LEGEND: W = Write only; -
n
= value after reset
Table 11-19. System Interrupt Status Raw/Set Register 2 (SRSR2) Field Descriptions
Bit
Field
Value
Description
31-0
RAW_STATUS[
n
]
System interrupt raw status and setting of the system interrupts 32 to 63. Reads return the raw
status.
0
Writing a 0 has no effect.
1
Write a 1 in bit position [
n
] to set the status of the system interrupt
n
+ 32.
11.4.18 System Interrupt Status Raw/Set Register 3 (SRSR3)
The system interrupt status raw/set register 3 (SRSR3) shows the pending enabled status of the system
interrupts 64 to 95. Software can write to SRSR3 to set a system interrupt without a hardware trigger.
There is one bit per system interrupt. The SRSR3 is shown in
and described in
.
Figure 11-20. System Interrupt Status Raw/Set Register 3 (SRSR3)
31
0
RAW_STATUS[
n
]
W-0
LEGEND: W = Write only; -
n
= value after reset
Table 11-20. System Interrupt Status Raw/Set Register 3 (SRSR3) Field Descriptions
Bit
Field
Value
Description
31-0
RAW_STATUS[
n
]
System interrupt raw status and setting of the system interrupts 64 to 95. Reads return the raw
status.
0
Writing a 0 has no effect.
1
Write a 1 in bit position [
n
] to set the status of the system interrupt
n
+ 64.