SYSCFG Registers
273
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.17 Chip Configuration 3 Register (CFGCHIP3)
The chip configuration 3 register (CFGCHIP3) controls the following peripheral/module functions:
•
EMAC MII/RMII Mode Select.
•
uPP Clock Source Control: Allows control for the source of the uPP 2x transmit clock.
•
PLL Controller 1 memory-mapped register lock: Used to lock out writes to the PLLC1 memory-mapped
registers (MMRs) to prevent any erroneous writes in software to the PLLC1 register space.
•
ASYNC3 Clock Source Control: Allows control for the source of the ASYNC3 clock.
•
PRU Event Input Select.
•
DIV4p5 Clock Enable/Disable: The DIV4p5 (/4.5) hardware clock divider is provided to generate
133 MHz from the 600 MHz PLL clock for use as clocks to the EMIFs. Allows enabling/disabling this
clock divider.
•
EMIFA Module Clock Source Control: Allows control for the source of the EMIFA module clock.
The CFGCHIP3 is shown in
and described in
.
Figure 10-44. Chip Configuration 3 Register (CFGCHIP3)
31
16
Reserved
R-0
15
9
8
Reserved
RMII_SEL
R/W-7Fh
R/W-1
7
6
5
4
3
2
1
0
Reserved
UPP_TX_CLKSRC
PLL1_MASTER_LOCK
ASYNC3_CLKSRC
PRUEVTSEL
DIV45PENA
EMA_CLKSRC
Reserved
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-48. Chip Configuration 3 Register (CFGCHIP3) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15-9
Reserved
7Fh
Reserved. Write the default value to all bits when modifying this register.
8
RMII_SEL
EMAC MII/RMII mode select.
0
MII mode
1
RMII mode
7
Reserved
0
Reserved. Write the default value when modifying this register.
6
UPP_TX_CLKSRC
Clock source for uPP 2x transmit clock.
0
Clock driven by ASYNC3.
1
Clock driven by external signal, 2xTXCLK.
5
PLL1_MASTER_LOCK
PLLC1 MMRs lock.
0
PLLC1 MMRs are freely accessible.
1
All PLLC1 MMRs are locked.
4
ASYNC3_CLKSRC
Clock source for ASYNC3.
0
Clock driven by PLL0_SYSCLK2.
1
Clock driven by PLL1_SYSCLK2.
3
PRUEVTSEL
PRU event input select.
0
Normal mode
1
Alternate mode