
Registers
1712
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus 2.0 (USB) Controller
34.4.24 Interrupt Register for Receive Endpoints 1 to 4 (INTRRX)
The interrupt register for receive endpoints 1 to 4 (INTRRX) is shown in
and described in
.
NOTE:
Unless the UINT bit in the control register (CTRLR) is set to 1 (non-PDR interrupt mode is
enabled), do not read this register directly. Performing a read clears the pending interrupt.
Use INTRRX only when in the non-PDR interrupt mode, that is, when handling the interrupt
directly from the controller.
Figure 34-50. Interrupt Register for Receive Endpoints 1 to 4 (INTRRX)
15
8
Reserved
R-0
7
5
4
3
2
1
0
Reserved
EP4RX
EP3RX
EP2RX
EP1RX
Rsvd
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 34-54. Interrupt Register for Receive Endpoints 1 to 4 (INTRRX) Field Descriptions
Bit
Field
Value
Description
15-5
Reserved
0
Reserved
4
EP4RX
0-1
Receive Endpoint 4 interrupt active
3
EP3RX
0-1
Receive Endpoint 3 interrupt active
2
EP2RX
0-1
Receive Endpoint 2 interrupt active
1
EP1RX
0-1
Receive Endpoint 1 interrupt active
0
Reserved
0
Reserved