![Texas Instruments AM1808 Скачать руководство пользователя страница 1597](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581597.webp)
Registers
1597
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Serial Bus OHCI Host Controller
33.3.15 HC Frame Remaining Register (HCFMREMAINING)
The HC frame remaining register (HCFMREMAINING) reports the number of full-speed bit times
remaining in the current frame. HCFMREMAINING is shown in
and described in
Figure 33-16. HC Frame Remaining Register (HCFMREMAINING)
31
30
16
FRT
Reserved
R-0
R-0
15
14
13
0
Reserved
FR
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 33-16. HC Frame Remaining Register (HCFMREMAINING) Field Descriptions
Bit
Field
Value
Description
31
FRT
0-1
Frame remaining toggle. This bit is loaded with the frame interval toggle bit every time the USB1.1
host controller loads the frame interval field into the frame remaining field.
30-14
Reserved
0
Reserved
13-0
FR
0-3FFFh
Frame remaining. The number of full-speed bit times remaining in the current frame. This field is
automatically reloaded with the frame interval (FI) value in the HC frame interval register
(HCFMINTERVAL) at the beginning of every frame.
33.3.16 HC Frame Number Register (HCFMNUMBER)
The HC frame number register (HCFMNUMBER) reports the current USB frame number. HCFMNUMBER
is shown in
and described in
Figure 33-17. HC Frame Number Register (HCFMNUMBER)
31
16
Reserved
R-0
15
0
FN
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 33-17. HC Frame Number Register (HCFMNUMBER) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15-0
FN
0-FFFFh
Frame number. This field reports the current USB frame number. It is incremented when the frame
remaining field is reloaded with the frame interval (FI) value in the HC frame interval register
(HCFMINTERVAL). Frame number automatically rolls over from FFFFh to 0. After frame number is
incremented, its new value is written to the HCCA and the USB1.1 host controller sets the SOF
interrupt status bit and begins processing the ED lists.