![Texas Instruments AM1808 Скачать руководство пользователя страница 1385](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581385.webp)
Registers
1385
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial ATA (SATA) Controller
28.4.12 BIST DWORD Error Count Register (BISTDECR)
The BIST DWORD error count register (BISTDECR) contains the number of DWORD errors detected in
the received BIST frame in the loopback initiator far-end retimed, far-end analog and near-end analog
modes. It is updated each time a new BIST frame is received. It is reset by Global reset, Port reset
(COMRESET) or by setting the BISTCR.CNTCLR bit. This register is updated only when the parameter
BIST_MODE=DWORD. The BISTDECR is shown in
and described in
Figure 28-12. BIST DWORD Error Count Register (BISTDECR)
31
0
DWERR
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 28-16. BIST DWORD Error Count Register (BISTDECR) Field Description
Bit
Field
Value
Description
31-0
DWERR
0-FFFF FFFFh
DWORD Error Count. This bit field contains the DWORD error count. It is accumulated (new
value is added to the old value) each time a new BIST frame is received. The DWERR value
does not roll over and freezes if it exceeds FFFF F000h.
28.4.13 BIST DWORD Error Count Register (TIMER1MS)
The BIST DWORD error count register (TIMER1MS) is used to generate 1ms tick for the command
completion coalescing (CCC) logic based on the VBUS clock frequency sourced to the SATA Controller.
Software must initialize this register with the required value after power up before using the CCC feature.
This register is reset to 100,000d (corresponding to a VBUS Clock frequency of 100 MHz hclk) on power
up and is not affected by Global reset. The TIMER1MS is shown in
and described in
.
Figure 28-13. BIST DWORD Error Count Register (TIMER1MS)
31
20 19
0
Reserved
TIMV
R-0
R/W-186A0h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 28-17. BIST DWORD Error Count Register (TIMER1MS) Field Description
Bit
Field
Value
Description
31-20
Reserved
0
Reserved.
19-0
TIMV
0-F FFFFh
1ms Timer Value. This bit field contains the cycle count of the SATA VBUS Clock Cycle generating
1ms tick. This bit field is:
• Read/Write (R/W) when CCC_CTL.EN = 0
• Read only (R) when CCC_CTL.EN = 1