
AINTC Registers
11.4.23 System Interrupt Status Enabled/Clear Register 4 (SECR4)
The system interrupt status enabled/clear register 4 (SECR4) shows the pending enabled status of the
system interrupts 96 to 100. Software can write to SECR4 to clear a system interrupt after it has been
serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or
another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR4 is
shown in
and described in
.
Figure 11-25. System Interrupt Status Enabled/Clear Register 4 (SECR4)
31
5
4
0
Reserved
ENBL_STATUS[n]
R-0
W-0
LEGEND: R = Read only; W = Write only; -n = value after reset
Table 11-25. System Interrupt Status Enabled/Clear Register 4 (SECR4) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4-0
ENBL_STATUS[n]
System interrupt enabled status and clearing of the system interrupts 96 to 100. Reads return
the enabled status (before enabling with the Enable Registers).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [n] to clear the status of the system interrupt n + 96.
11.4.24 System Interrupt Enable Set Register 1 (ESR1)
The system interrupt enable set register 1 (ESR1) enables system interrupts 0 to 31 to trigger outputs.
System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The
ESR1 is shown in
and described in
.
Figure 11-26. System Interrupt Enable Set Register 1 (ESR1)
31
0
ENABLE[n]
W-0
LEGEND: W = Write only; -n = value after reset
Table 11-26. System Interrupt Enable Set Register 1 (ESR1) Field Descriptions
Bit
Field
Value
Description
31-0
ENABLE[n]
System interrupt 0 to 31 enable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [n] to set the enable for system interrupt n.
238
ARM Interrupt Controller (AINTC)
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated
Содержание AM1802
Страница 1: ...AM1802 ARM Microprocessor System Reference Guide Literature Number SPRUGX5A May 2011 ...
Страница 2: ...2 SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 30: ...30 ARM Subsystem SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...
Страница 144: ...144 Power Management SPRUGX5A May 2011 Submit Documentation Feedback Copyright 2011 Texas Instruments Incorporated ...