![Tews Technologies TPMC632 Series Скачать руководство пользователя страница 43](http://html1.mh-extra.com/html/tews-technologies/tpmc632-series/tpmc632-series_user-manual_1093650043.webp)
TPMC632 User Manual Issue 1.0.6
Page 43 of 49
config prohibit = "Y4"; # INIT_B Bank 2
config prohibit = "AA3"; # CSO_B Bank 2
config prohibit = "AB2"; # PROGRAM_B Bank 2
config prohibit = "AA12"; # D14 Bank 2
## ############################################################################################# ##
## Section: SPI
## ############################################################################################# ##
# Define I/O Standard
net "MISO[*]" iostandard = LVCMOS33; # Bank 2 Supply 3.3V
# Define Location Constraints
net "MISO[0]" loc = "AB20"; # Bank 2, MOSI
net "MISO[1]" loc = "AA20"; # Bank 2, D0
net "MISO[2]" loc = "R13"; # Bank 2, D1
net "MISO[3]" loc = "T14"; # Bank 2, D2
## ############################################################################################# ##
## Section: PCI Express
## ############################################################################################# ##
# Define Location Constraints
net "PCIe_TX_C_P" loc = "B6"; # Bank 101
net "PCIe_TX_C_N" loc = "A6"; # Bank 101
net "PCIe_RX_C_P" loc = "D7"; # Bank 101
net "PCIe_RX_C_N" loc = "C7"; # Bank 101
net "PCIe_REFCLK_P" loc = "A10"; # Bank 101
net "PCIe_REFCLK_N" loc = "B10"; # Bank 101
## ############################################################################################# ##
## Section: TTL I/O
## ############################################################################################# ##
# Define I/O Standard
net "FPGA_OE[*]" iostandard = LVCMOS33; # Bank 0/2/3 Supply 3.3V
net "FPGA_IN[*]" iostandard = LVCMOS33; # Bank 0/2/3 Supply 3.3V
net "FPGA_OUT[*]" iostandard = LVCMOS33; # Bank 2/3 Supply 3.3V
# I/O Standard Enhancement
net "FPGA_OE[*]" slow | drive = 8; # Settings for Signal Integrity
net "FPGA_OUT[*]" slow | drive = 8; # Settings for Signal Integrity
# Define Location Constraints
net "FPGA_OE[0]" loc = "T15"; # Bank 2
net "FPGA_OE[1]" loc = "AB16"; # Bank 2
net "FPGA_OE[2]" loc = "AB11"; # Bank 2
net "FPGA_OE[3]" loc = "AB8"; # Bank 2
net "FPGA_OE[4]" loc = "AB10"; # Bank 2
net "FPGA_OE[5]" loc = "AB7"; # Bank 2
net "FPGA_OE[6]" loc = "W8"; # Bank 2
net "FPGA_OE[7]" loc = "AB9"; # Bank 2
net "FPGA_OE[8]" loc = "R8"; # Bank 2
net "FPGA_OE[9]" loc = "AB4"; # Bank 2
net "FPGA_OE[10]" loc = "AB17"; # Bank 2
net "FPGA_OE[11]" loc = "AB15"; # Bank 2
net "FPGA_OE[12]" loc = "W12"; # Bank 2
net "FPGA_OE[13]" loc = "R1"; # Bank 3
net "FPGA_OE[14]" loc = "V1"; # Bank 3
net "FPGA_OE[15]" loc = "T7"; # Bank 2
net "FPGA_OE[16]" loc = "U6"; # Bank 2
net "FPGA_OE[17]" loc = "AB19"; # Bank 2