
TPMC462 User Manual Issue 1.0.5
Page 10 of 26
3.2.1 UART Register Sets
The Device Configuration Space provides a register set for each of the 4 UARTs.
UART Register Set
Register Set Offset
Serial Channel 0
0x0000
Serial Channel 1
0x0200
Serial Channel 2
0x0400
Serial Channel 3
0x0600
Table 3-3 : UART Register Set Offset
Offset Address Description
Access Data Width
0x000 – 0x00F
UART Channel Configuration Registers
First 8 registers are 16550 compatible
R/W
8, 16, 32
0x010 – 0x07F
Reserved
-
-
0x080 – 0x093
Channel 0: Device Configuration Registers
All other channels: Reserved
R/W
8, 16, 32
0x094 – 0x0FF
Reserved
-
-
Read FIFO – 64 bytes of RX FIFO data
R
8, 16, 32
0x100
Write FIFO – 64 bytes of TX FIFO data
W
8, 16, 32
0x140 – 0x17F
Reserved
-
-
0x180 – 0x1FF
Read FIFO with errors –
64 bytes of RX FIFO data + LSR
R 16,
32
Table 3-4 : UART Register Set