TR5-Lite User Manual
46
June 20, 2018
enable or disable a component according to their design by simply marking a check or removing the
check in the field provided. If the component is enabled, the TR5-Lite System Builder will
automatically generate the associated pin assignments including the pin name, pin location, pin
direction, and I/O standards.
Note. The pin assignments for some components for e.g. DDR3 and SFP+ require associated
controller codes in the Quartus project otherwise Quartus will result in compilation errors.
Therefore, do not select them if they are not necessary in your design. To use the DDR3 controller,
please refer to the DDR3 SDRAM demonstration in Chapter 6.
Figure 3-4 System Configuration Group
Programmable Oscillator
There are two external oscillators on-board that provide reference clocks for the following signals
SFP_REFCLK, SFP1G_REFCLK and SATA_REFCLK. To use these oscillators, users can select
the desired frequency on the Programmable Oscillator group, as show in
. SPF+ or SATA
should be checked before users can start to specify the desired frequency in the Programmable
Oscillator group.
As the Quartus project is created, System Builder automatically generates the associated controller
according to users’ desired frequency in verilog which facilitates users’ implementation as no
additional control code is required to configure the programmable oscillator.
Note. If users need to dynamically change the frequency, they would need to modify the generated
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...