RS_Telecom IP
RM0082
804/844
Doc ID 018672 Rev 1
Figure 105. I2S clock tree
34.6.22 Interrupt
mask
register
RESET: all ‘0
’
Bit is 0: Interrupt is masked
DIV 15-0
DIV_CPT
(16bit)
M/S
bypass
‘0’
ClkR_Synt(2)
PL_CLK1
Isrc2-0
ClkR_osc1
PL_CLK4
I2S_CLK
Pin
M/S
CLKSM
inv
tck2
CLKo0-1
Int_I2S_CLK to I2S interface
Clock
Internal_clock
intsel
TCM_intCLK
TCM_intCLK
Table 724.
Interrupt mask register (Offset 0x54)
Bits
Name
Comments
[31:16]
Reserved
[15:14]
Reserved
Always write 1 (mandatory).
[13:09]
Reserved
Always write 0 (mandatory).
[08]
IT_GPIO
Mask for interrupt from GPIO pins.
[07]
IT_KB
Mask for interrupt from keyboard.
[06]
Reserved
[05]
Reserved
[04]
Reserved
[03]
ITtdm
Mask for interrupt fromTDM module.
[02]
ITi2s
Mask for interrupt from I2S module.
[01]
ITch
Mask for interrupt on change detected on IT bus (for SLIC
management).
[00]
ITp
Mask for interrupt from IT bus if change detected is persistent
for the time as programmed in PERS_time Register.