RM0082
RS_SDIO controller
Doc ID 018672 Rev 1
733/844
32.7.34 SLTIRQSTS
register
The SLTIRQSTS bit assignments are given in
.
32.7.35 HCTRLVER
register
The HCTRLVER bit assignments are given in
Table 659.
SPIIRQSUPP register bit assignments
Bit
Name
Reset
value
Type
Description
[07:00]
SPIIRQSUPP 8’h00
RW
This bit is set to indicate the assertion of interrupts
in the SPI mode at any time, irrespective of the
status of the card select (CS) line. If this bit is zero,
then SDIO card can only assert the interrupt line in
the SPI mode when the CS line is asserted.
Table 660.
SLTIRQSTS register bit assignments
Bit
Name
Reset
value
Type
Description
[15:08]
-
-
Rsvd
Reserved
[07:00]
SLTIRQSIG
8’h00
ROC
These status bit indicate the logical OR of Interrupt
signal and Wakeup signal for each slot. A maximum
of 8 slots can be defined. If one interrupt signal is
associated with multiple slots. the HD can know
which interrupt is generated by reading these status
bits. By a power on reset or by Software Reset For
All, the Interrupt signal shall be de asserted and
this status shall read 00h.
Bit 00 - Slot 1
Bit 01 - Slot 2
Bit 02 - Slot 3
----- -----
Bit 07 - Slot 8
Table 661.
HCTRLVER register bit assignments
Bit
Name
Reset
value
Type
Description
[15:08]
VVN
8’h69
Hwinit
This status is reserved for the vendor version
number. The HD should not use this status. This
represents Host Controller IP release version.