RM0082
RS_SDIO controller
Doc ID 018672 Rev 1
729/844
32.7.29 FEERRINTSTS
register
The Force Event Register is not a physically implemented register. Rather, it is an address
at which the Error Interrupt Status register can be written. The effect of a write to this
address will be reflected in the Error Interrupt Status Register if the corresponding bit of the
Error Interrupt Status Enable Register is set.
Writing logic ‘1’: set each bit of the Error Interrupt Status Register
Writing logic ‘0’: no effect
The FEERRINRSTS bit assignments are given in
[02]
FEACMDCR
C
1’h0
WO
Force Event for Auto CMD12 CRC Error.
1’b1 - Interrupt is generated
1’b0 - no interrupt
[01]
FEACMDTO
1’h0
WO
Force Event for Auto CMD12 timeout Error.
1’b1 - Interrupt is generated
1’b0 - no interrupt
[00]
FEACMDNE
1’h0
WO
Force Event for Auto CMD12 NOT Executed.
1’b1 - Interrupt is generated
1’b0 - no interrupt
Table 652.
ACMD12FEERSTS register bit assignments (continued)
Bit
Name
Reset
value
Type
Description
Table 653.
FEERRINTSTS register bit assignments
Bit
Name
Reset
value
Type
Description
[15:14]
FEVSERSTS
2’h0
WO
Force Event for Vendor Specific Error Status
Additional status bits can be defined in this
register by the vendor.
1’b1 - Interrupt is generated
1’b0 - No interrupt
[13]
FECEATAER
1’h0
WO
Force Event for Current Error
1’b1 - Interrupt is generated
1’b0 - No interrupt
[12]
FETRER
1’h0
WO
Force Event for Target Response Error
1’b1 - Interrupt is generated
1’b0 - No interrupt
[11:10]
-
-
Rsvd
Reserved
[09]
FEADMAER
1’h0
WO
Force Event for ADMA Error
1’b1 - Interrupt is generated
1’b0 - No interrupt
[08]
FEACMD12ER
1’h0
WO
Force Event for Auto CMD12 Error
1’b1 - Interrupt is generated
1’b0 - No interrupt