AS_Cryptographic co-processor (C3)
RM0082
402/844
Doc ID 018672 Rev 1
21.11.20 Register
description
Note:
Changing the register values while the UHH Channel is executing an instruction may
produce wrong results and unexpected behaviour.
21.11.21 Control and status register (UHH_CU_CONTROL_STATUS)
UHH_DATA_IN
CB Status &Control Register
R/W
32’h0
0x0EC
UHH_CB_CONTROL_
STATUS
CB Status &Control Register
R/(W)
32’h0
0x200
UHH_CU_CONTROL_
STATUS
CU Status and Control Register
R/(W)
32'h8000_000
0
0x200
CTAG_IR
Channel ID
RO
32'h0000_400
1
0x3FC
1.
Marked registers compose the Context (for saving and restoring), in the same order as they are listed in
table. The context is composed by 38 words.
Table 343.
UHH channel registers map (continued)
Symbol
Name
Type
Initial value
Address
Bit
31
30
29
28
27
26
25
24
Symbol
CSH
CSL
BERR
DERR
PERR
IERR
AERR
res
Initial Value
0
0
0
0
0
0
0
-
Type
RO
RO
RO
RO
RO
RO
RO
-
Bit
23
22
21
20
19
18
17
16
Symbol
res
res
res
res
res
res
res
RST
Initial Value
-
-
-
-
-
-
-
0
Type
-
-
-
-
-
-
-
R/(W)
Bit
15
14
13
12
11
10
9
8
Symbol
res
res
res
res
res
res
res
res
Initial Value
-
-
-
-
-
-
-
-
Type
-
-
-
-
-
-
-
-
Bit
7
6
5
4
3
2
1
0
Symbol
res
res
res
res
res
res
res
res
Initial Value
-
-
-
-
-
-
-
-
Type
-
-
-
-
-
-
-
-