LS_Synchronous serial peripheral (SSP)
RM0082
284/844
Doc ID 018672 Rev 1
13.6.18 PCELLID0
register
13.6.19 PCELLID1
register
13.6.20 PCELLID2
register
13.6.21 PCELLID3
register
13.7 Interrupts
There are five interrupts generated by the SSP. Four of these are individual, maskable,
active HIGH interrupts:
●
SSPRXINTR - SSP receive FIFO service interrupt request.
●
SSPTXINTR - SSP transmit FIFO service interrupt request.
●
SSPRORINTR - SSP receive overrun interrupt request
●
SSPRTINTR - SSP time out interrupt request.
The fifth is a combined single interrupt SSPINTR.
You can mask each of the four individual maskable interrupts by setting the appropriate bits
in the SSPIMSC register. Setting the appropriate mask bit HIGH enables the interrupt.
Table 227.
PCELLID0 register bit assignments
Bit
Name
Type
Description
[31:08]
-
-
Reserved, read as zero
[07:00]
PCELLID0
RO
These bits read back as 0x0D
Table 228.
PCELLID1 register bit assignment
Bit
Name
Type
Description
[31:08]
-
-
Reserved, read as zero
[07:00]
PCELLID1
RO
These bits read back as 0xF0
Table 229.
PCELLID2 register bit assignment
Bit
Name
Type
Description
[31:08]
-
-
Reserved, read as zero
[07:00]
PCELLID2
RO
These bits read back as 0x05
Table 230.
PCELLID3 register bit assignment
Bit
Name
Type
Description
[31:08]
-
-
Reserved, read as zero
[07:00]
PCELLID3
RO
These bits read back as 0xB1