RM0082
DDR memory controller (MPMC)
Doc ID 018672 Rev 1
163/844
10.13.18 MEM13_CTL
register
10.13.19 MEM14_CTL
register
[10:08]
AHB1_PORT_ORDE
RING
0x0
0x0 - 0x7 Reassigned port order for port 1.
[07:03] -
-
-
Reserved. Read undefined. Write should be
zero.
[02:00] AHB0_W_PRIORITY
0x0
0x0 - 0x7 Priority of write commands from port 0.
Table 90.
MEM12_CTL register bit assignments (continued)
Bit
Name
Reset
value
Range
Description
Table 91.
MEM13_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:27] -
-
-
Reserved. Read undefined. Write should
be zero.
[26:24] AHB3_PORT_ORDERING 0x0
0x0 - 0x7
Reassigned port order for port 3.
[23:19] -
-
-
Reserved. Read undefined. Write should
be zero.
[18:16] AHB2_W_PRIORITY
0x0
0x0 - 0x7
Priority of write commands from port 2.
[15:11] -
-
-
Reserved. Read undefined. Write should
be zero.
[10:08] AHB2_R_PRIORITY
0x0
0x0 - 0x7
Priority of read commands from port 2.
[07:03] -
-
-
Reserved. Read undefined. Write should
be zero.
[02:00] AHB2_PORT_ORDERING 0x0
0x0 - 0x7
Reassigned port order for port 2.
Table 92.
MEM14_CTL register bit assignments
Bit
Name
Reset
value
Range
Description
[31:27] -
-
-
Reserved. Read undefined. Write should
be zero.
[26:24] AHB4_R_PRIORITY
0x0
0x0 - 0x7
Priority of read commands from port 4.
[23:19] -
-
-
Reserved. Read undefined. Write should
be zero.
[18:16] AHB4_PORT_ORDERING 0x0
0x0 - 0x7
Reassigned port order for port 4.
[15:11] -
-
-
Reserved. Read undefined. Write should
be zero.
[10:08] AHB3_W_PRIORITY
0x0
0x0 - 0x7
Priority of write commands from port 3.