DDR memory controller (MPMC)
RM0082
150/844
Doc ID 018672 Rev 1
Table 77.
Registers overview
Register name
Offset
Mem. CTRL
core Reg.
Address
Type
(1)
Parameter(s)
MEM0_CTL
0x00
0x00
RW
RW
RW
RW
AHB2_FIFO_TYPE_REG
AHB1_FIFO_TYPE_REG
AHB0_FIFO_TYPE_REG
ADDR_CMP_EN
MEM1_CTL
0x04
0x01
RW
RW
AHB4_FIFO_TYPE_REG
AHB3_FIFO_TYPE_REG
MEM2_CTL
0x08
0x02
RW
RW
WR
RW
BANK_SPLIT_EN
AUTO_REFRESH_MODE
AREFRESH
AP
MEM3_CTL
0x0C
0x03
RW
RD
RW
RW
DLL_BYPASS_MODE
DLLLOCKREG
DDRII_SDRAM_MODE
CONCURRENTAP
MEM4_CTL
0x10
0x04
RW
RW
RW
RW
INTRPTAPBURST
FAST_WRITE
EIGHT_BANK_MODE
DQS_N_EN
MEM5_CTL
0x14
0x05
RW
RW
RW
RW
ODT_ADD_TURN_CLK_EN
NO_CMD_INIT
INTRPTWRITEA
INTRPTREADA
MEM6_CTL
0x18
0x06
RW
RW
RW
RW
REDUC
PRIORITY_EN
POWER_DOWN
PLACEMENT_EN
MEM7_CTL
0x1C
0x07
RW
RW+
RW
RW
START
SREFRESH
RW_SAME_EN
REG_DIMM_ENABLE
MEM8_CTL
0x20
0x08
WR
RW
RW
RW
WRITE_MODEREG
WRITEINTERP
WEIGHTED_ROUND_ROBIN_LATENCY_C
ONTROL
TRAS_LOCKOUT
MEM9_CTL
0x24
0x09
RW
RW
RD
RW
ODT_RD_MAP_CS1
ODT_RD_MAP_CS0
MAX_CS_REG
CS_MAP