6.2
Hyperbus interface
This paragraph describes the Hyperbus interface present on the mini module.
The SPC58NHADPT302S contains only one CS (CNS), whereas the memory device contains two CSs lines, one
for RAM and one for FLASH.
The second CS is emulated using one GPIO signal (PA[15]).
The following table shows the logic between CS/GPIO from SPC58NHADPT302S and CS0/CS1 from HyperRAM/
HyperFlash device
Table 8.
Hyperbus CS truth table
CSN
GPIO
CS0
CS1
0
0
1
0
0
1
0
1
1
0
1
1
1
1
0
1
Figure 5.
Hyperbus CS scheme
The following table describes all hardware HyperBus of the mini module, their position on PCB.
Table 9.
Hyperbus interface
Symbol
Description
Position
U14
CMOS Inverter
Figure 9. Overview of SPC58NHADPT302S Rev. A mini module - Bottom
IC1
TTL OR Gate
Figure 8. Overview of SPC58NHADPT302S Rev. A mini module - Top
U13
RAM 256Mbit
Figure 8. Overview of SPC58NHADPT302S Rev. A mini module - Top
UM2725
Hyperbus interface
UM2725
-
Rev 1
page 12/38