background image

4 – 2

Circuitry

4.1

Circuit Discussion

4.1.1

Input amplifier and protection circuitry

The front-end amplifier Q101 is a matched JFET pair biased with
5.5 mA per side. Closed-loop feedback is provided by U105 for an
overall first-stage gain of 10.

The JFET inputs are protected by TVS101. A pair of bootstrapped
diodes, D101 and D102, isolate the amplifier from this device. Series
input resistors R103 and R104 (100

each) provide some passive

input protection as well, and limit the input current when TVS101
turns on. For excessive input overvoltages, one or both of these
resistors may be damaged or destroyed.

4.1.2

Programmable gain stages

To preserve pulse shapes while changing amplifier gain, a “fixed-
gains with attenuators” topology was chosen for the SIM910. Low
impedance precision divider ladders (R201

R204, and R207

R211)

provide programmable gain steps without introducing excessive
noise at lower gains. Gain allocations are noted on the schematic,
indicating which switches within U201 and U203 are closed based
on gain.

The overall gain of the SIM910 is trimmed at U204, the gain of which
is adjustable by

±

10 %. The final output stage rolls the gain o

ff

slowly

above 1 MHz, and includes a high-current output bu

ff

er (U207) ca-

pable of driving long coaxial cables and other reactive loads. Note
that the 50

output resistor R225 is common to both the front- and

rear-panel output connectors. Because of this, at most one of the
outputs may be terminated with an external 50

load.

4.1.3

Digital control

The SIM910 is controlled by microcontroller U405. Amplifier config-
uration is set by shift registers U301 and U302, while the front panel
LED indicators are driven directly by processor port pins. U406 is a
serial EEPROM providing non-volatile memory for amplifier config-
urations.

A critical aspect of the design is the clock-stop circuitry implemented
by U403 and U404. A simple RC-oscillator is enabled or disabled at
pin 1 of U403, which is driven by synchronizing flip-flop U403B to
ensure that no “runt” clock pulses are produced that would violate
U405’s minimum clock periods. Four separate clock-starting signals
are combined by U402:

Power-on reset

SIM910

JFET Preamp

Содержание SIM910

Страница 1: ...Operation and Service Manual JFET Preamp SIM910 Stanford Research Systems Revision 2 1 May 8 2007...

Страница 2: ...must be returned to a Stanford Research Systems authorized service facility Contact Stanford Research Systems or an authorized representative before returning this product for repair Information in th...

Страница 3: ...tput 1 5 1 4 SIM Interface 1 6 2 Remote Operation 2 1 2 1 Index of Common Commands 2 2 2 2 Alphabetic List of Commands 2 3 2 3 Introduction 2 4 2 4 Commands 2 5 2 5 Register Model 2 9 3 Performance Te...

Страница 4: ...ii Contents SIM910 JFET Preamp...

Страница 5: ...ications Regarding Use with Photomultipliers The front end amplifier of this instrument is easily damaged if a photomultiplier is used improperly with the amplifier When left CAUTION completely unterm...

Страница 6: ...may Find on SRS Products Symbol Description Alternating current Caution risk of electric shock Frame or chassis terminal Caution refer to accompanying documents Earth ground terminal Battery Fuse On s...

Страница 7: ...e instructions WARNING are not obeyed A caution means that damage to the instrument or other equipment CAUTION is possible Front panel buttons are set as Button Adjust is shorthand for Adjust Adjust F...

Страница 8: ...A B GND Input coupling AC or DC Input shields Floating or ground Maximum input differential 1 V before overload Maximum input common mode 5 V clamped at 6 V Maximum output voltage 10 V before overloa...

Страница 9: ...necessary information to get started quickly with the SIM910 In This Chapter 1 1 Instrument Overview 1 2 1 2 Front Panel Operation 1 2 1 2 1 Gain 1 3 1 2 2 Offset 1 3 1 2 3 Overload 1 3 1 2 4 Inputs...

Страница 10: ...iminated by only clocking the microprocessor when settings are being changed The complete amplifier configuration i e gain settings coupling etc is saved in non volatile memory The front end amplifier...

Страница 11: ...g Gain or Gain in the GAIN block on the upper right of the module The change is reflected in the LEDs to the left of the buttons Pushing Gain when on gain 100 produces no effect Pushing Gain when on g...

Страница 12: ...The maximum signal voltage is 1 V while the maximum common mode voltage is 5 V Exceeding these limits will cause OVLD to light up When the Ground input is selected the user inputs A B are left floatin...

Страница 13: ...e output and the SIM interface connector see Figure 1 2 The rear panel output is wired in parallel to the front panel output The output is not designed to drive 2 simultaneous 50 loads If one output i...

Страница 14: ...d in Table 1 1 Direction Pin Signal Src Dest Description 1 SIGNAL GND MF SIM Ground reference for signal 2 STATUS SIM MF Status service request GND asserted 5 V idle 3 RTS MF SIM HW Handshake 5 V talk...

Страница 15: ...the PC TXD directly to TD and similarly RTS RTS and CTS CTS In other words a null modem style cable is not needed To interface directly to the DB 9 male DTE RS 232 port typically found on contemporary...

Страница 16: ...Power Ground are tied through protection schot tky diodes and can therefore not be more than 0 35 V apart These two ground lines should be separately wired back to a single low impedance ground sourc...

Страница 17: ...Commands 2 3 2 3 Introduction 2 4 2 3 1 Power on configuration 2 4 2 3 2 Buffers 2 4 2 3 3 Device Clear 2 4 2 4 Commands 2 5 2 4 1 Command syntax 2 5 2 4 2 Notation 2 5 2 4 3 Examples 2 5 2 4 4 Amplif...

Страница 18: ...ameter for set commands illegal for queries Amplifier RST 2 6 Reset GAIN i 2 6 Gain COUP i 2 6 Coupling INPT i 2 6 Input SHLD i 2 6 Shield Status STB 2 7 Status Byte SRE i 2 7 Service Request Enable S...

Страница 19: ...8 Identify RST 2 6 Reset SRE i 2 7 Service Request Enable STB 2 7 Status Byte TST 2 8 Self Test C CONS i 2 8 Console Mode COUP i 2 6 Coupling G GAIN i 2 6 Gain I INPT i 2 6 Input O OVLD 2 7 Overload S...

Страница 20: ...oldface 2 3 2 Buffers Incoming data from the host interface is stored in a 32 byte input buffer Characters accumulate in the input buffer until a command terminator either hCRi or hLFi is received at...

Страница 21: ...out any surrounding characters are always required Do not send or as part of the command Multiple parameters are separated by commas Commands are ter minated by either hCRi or hLFi characters Null com...

Страница 22: ...unded shield floated RST Example Gain GAIN i Set query the amplifier gain to i 1 2 5 10 20 50 100 GAIN Example 50 Coupling COUP i Set query the amplifier input coupling COUP 1 sets AC coupling while C...

Страница 23: ...le Status Monitors Overload STOL i Set query the Status Monitors Overload mode to i 0 1 STOL 1 causes the STATUS signal pin 2 on J401 Dsub 15 connec tor to become a real time monitor of the amplifier...

Страница 24: ...N VER where is the 6 digit serial number and is the firmware revision level IDN Example Stanford Research Systems SIM910 s n003456 ver2 10 Self Test TST Query the device self test The SIM910 does not...

Страница 25: ...es it to be cleared Weight Bit Flag 1 0 EXE 2 1 CMD 4 2 QRE 8 3 OVR 16 4 SERR 32 5 URQ 64 6 DCAS 128 7 OVLD EXE Execution Error Indicates an error in a command that was successfully parsed Out of rang...

Страница 26: ...n the SRE corresponds one to one with a bit in the SB register and acts as a bitwise AND of the SB flags If any bits are simultaneously set in both the SB and the SRE then a service request is indicat...

Страница 27: ...he module should be warmed up for at least 15 minutes before making any adjustments In This Chapter 3 1 Offset 3 2 3 2 Calibration 3 2 3 2 1 Adjusting the CMRR 3 2 3 2 2 Adjusting the gain 3 2 3 2 3 A...

Страница 28: ...d be running for at least 15 minutes before doing any adjustments 3 2 1 Adjusting the CMRR The common mode adjustment minimizes the common mode re sponse of the amplifier by balancing the two sides of...

Страница 29: ...equency at the test point 2 5 MHz 3 3 Performance Tests The following curves are typical noise density vs frequency for the SIM910 10 0 10 1 10 2 10 3 10 4 10 5 1 10 Frequency Hz Voltage Noise nV Hz R...

Страница 30: ...ommunication connector pin specifications 3 4 SIM910 Performance Test Record Description Measured Value Serial Number Clock Frequency at TP401 Gain 1 Gain 2 Gain 5 Gain 10 Gain 20 Gain 50 Gain 100 CMR...

Страница 31: ...910 circuit design A complete parts list and circuit schematics are included In This Chapter 4 1 Circuit Discussion 4 2 4 1 1 Input amplifier and protection circuitry 4 2 4 1 2 Programmable gain stage...

Страница 32: ...U201 and U203 are closed based on gain The overall gain of the SIM910 is trimmed at U204 the gain of which is adjustable by 10 The final output stage rolls the gain off slowly above 1 MHz and includes...

Страница 33: ...ecoded by the microcontroller s UART even when the clock is started by the serial start bit of the incoming data When the microcontroller has completed all pending activity it drives the STOP signal h...

Страница 34: ...1 4 00988 45 3 D515 R301 R316 R402 R405 R407 4 01527 100K D508 3 00425 LEDRED R409 R410 R415 D514 3 00426 YELLOW R314 R401 R406 R408 R417 4 01503 10K J101 J102 J201 J202 1 00003 BNC R403 4 01479 1 0K...

Отзывы: