Register description: Sound Terminal compatibility
STA380BW
118/162
DocID024543 Rev 1
7.6.2
Invalid input detect mute enable
Setting the IDE bit enables this function, which looks at the input I
2
S data and automatically
mutes if the signals are perceived as invalid.
7.6.3
Binary output mode clock loss detection
This bit detects loss of input MCLK in binary mode and will output 50% duty cycle.
7.6.4
LRCK double trigger protection
This bit actively prevents double triggering of LRCLK.
7.6.5 IC
power-down
The PWDN register is used to place the IC in a low-power state. When PWDN is written
as 0, the output begins a soft-mute. After the mute condition is reached, EAPD is asserted
to power down the power stage, then the master clock to all internal hardware except the
I
2
C block is gated. This places the IC in a very low power consumption state.
7.6.6
External amplifier power-down
Table 121. Invalid input detect mute enable
Bit
R/W
RST
Name
Description
2
R/W
1
IDE
Setting of 1 enables the automatic invalid input detect mute
Table 122. Binary output mode clock loss detection
Bit
R/W
RST
Name
Description
3
R/W
1
BCLE
Binary output mode clock loss detection enable
Table 123. LRCK double trigger protection
Bit
R/W
RST
Name
Description
4
R/W
1
LDTE
LRCLK double trigger protection enable
Table 124. IC power-down
Bit
R/W
RST
Name
Description
6
R/W
1
PWDN
0: IC power-down low-power condition
1: IC normal operation
Table 125. External amplifier power-down
Bit
R/W
RST
Name
Description
7
R/W
0
EAPD
0: External power stage power-down active
1: Normal operation
Obsolete Product(s) - Obsolete Product(s)