- SS-HQ1 Application Notes -
Ver.1.0.0 January 7, 2005
3
2. System Configuration
2.1. IC Configuration
The SS-HQ1 is the digital signal processing system for single CCD color camera.
The main LSIs are shown in
Table 2.1-1 Main LSIs
Main LSIs
Type name
Outline
Package
DSP CXD3172AR
1. Luminance and Chroma signal processing
2. Built-in digital encoder
3. Built-in microcontroller with AE/AWB
4. Built-in AE/AWB integral circuit
5. Built-in external synchronization function
6. Built-in 10bit A/D converter
7. Built-in 10bit D/A converter (Y/C 2ch)
8. Built-in PLL
9. Built-in Burst Separator and Sync Separator
10. Built-in EVR3ch
11. Built-in timing generator
12. Built-in vertical driver
13. Built-in serial communication circuit that supports
RS-232C and microcomputer communication
14. Built-in ITU REC656 conformity digital output function
15. Built-in ITU REC601 conformity digital output function
LQFP
100 pin
CDS/AGC CXA2096N
1. Correlated double sampling (CDS)
2. Built-in AGC circuit
3. Built-in interface circuit for A/D converter
SSOP
24 pin
*Please refer to the specification of each LSI about detail.
The peripheral ICs shown in
are needed to configurate the system in addition to the
above-mentioned 2LSIs.
Table 2.1-2 Peripheral ICs
Peripheral IC
Type name (Brand name)
Description
Package
EEPROM
AK6480AF
(AKM)
or
BR9080AF-W
(ROHM)
8kbit EEPROM
(Note that other substitutions are
not possible due to limitations in
the communication format.)
SSOP
8pin
RS-232C
Transceiver
MAX3232CSE (Considerable)
(Maxim integrated Products, Inc.)
PC control I/F
External u-Com I/F
SO
16pin
System Reset
PST9127N (Considerable)
(MITSUMI ELECTRIC CO.,LTD)
Vth 2.7V
SOT-25
5pin