SN8P26L38
8-Bit Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 11
Version 1.5
1.4
PIN DESCRIPTIONS
PIN NAME
TYPE
DESCRIPTION
VDD, VSS
P
Power supply input pins for digital and analog circuit.
P0.2/RST/
VPP
I, P
RST
: System external reset input pin. Schmitt trigger structure, active “low”, normal stay
to “high”. Build-in wake-up function.
VPP: OTP power input pin in programming mode.
P0.2: Input only pin with Schmitt trigger structure and no pull-up resistor.
XIN/P0.3
I/O
XIN: Oscillator input pin while external oscillator enable (crystal and RC).
P0.3: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function.
XOUT/P0.4
I/O
XOUT: Oscillator output pin while external crystal enable.
P0.4: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function.
P0.0/INT0
I/O
P0.0: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function.
INT0: External interrupt 0 input pin.
P0.1/INT1
I/O
P0.1: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function.
INT1: External interrupt 0 input pin.
TC1 event counter input pin.
P0[7:5]
I/O
P0[7:5]: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function.
P1[1:0]
I/O
P1[1:0]: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function. Open-drain structure controlled by P1OC register.
P1[7:0]
I/O
P1[7:2]: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Build-in wake-up function.
P2[1:0]
I/O
P2[1:0]: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
P2.2/CM0N
I/O
P2.2: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
CM0N: The negative input pin of comparator.
P2.3/CM0P
I/O
P2.3: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
CM0P: The positive input pin of comparator.
BTO: Band-gap trimming mode output pin.
P2.4/CM0O
I/O
P2.4: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
CM0O: The output pin of comparator.
P2.5/CM1N
I/O
P2.5: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
CM1N: The negative input pin of comparator.
P2.6/CM1P
I/O
P2.6: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
CM1P: The positive input pin of comparator.
P2.7/CM1O
I/O
P2.7: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
CM1O: The output pin of comparator.
P3[1:0]
I/O
P3[1:0]: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Open-drain structure controlled by P1OC register.
P3.2/URX
I/O
P3.2: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Open-drain structure controlled by P1OC register.
URX: UART data receive pin.
P3.3/UTX
I/O
P3.3: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Open-drain structure controlled by P1OC register.
UTX: UART data transmit pin.
P4[7:0]
I/O
P4[7:0]: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
P5.0/SCK
I/O
P5.0: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Open-drain structure controlled by P1OC register.
SCK: SIO clock pin.
P5.1/SI
I/O
P5.1: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.
Open-drain structure controlled by P1OC register.
SI: SIO data input pin.
P5.2/SO
I/O
P5.2: Bi-direction pin. Schmitt trigger structure as input mode. Built-in pull-up resisters.